# Digital Logic

Lab6 Combinatorial circuit:

2023 Fall



### Lab6

- •IOs on EGO1
  - •input: switch
  - output: led, 7-seg tube
- Verilog
  - behavioral description: case, casex, casez
  - structure design
    - based on primitve gates
    - based on sub-modules
- Practice





### Recall: Behavioral modeling if/else, case

An always block can include a sensitivity list in which any of these signals change will trigger the always block execution.

- The data type of the assigned object MUST be reg
- 'if else' and 'case' could ONLY be used as part of 'initial' or 'always'
- 'if else' VS conditional operator VS 'case'

```
reg o1, o2, o3;
                       reg o1, o2, o3;
always @(*)
                      🖊 alwavs @*
                       \{01, 02, 03\} = (p = q) ? 3'b100 : (p < q) ? 3'b010 : 3'b001;
begin
if(p = q)
         \{o1, o2, o3\} = 3'b100;
     else if (p < q)
         \{o1, o2, o3\} = 3'b010:
         \{o1, o2, o3\} = 3'b001:
end
```

```
reg o1, o2, o3;
🔪 always @(p, q)
    begin
      display("{p, q} = %d", {p, q});
   📜 case({p, q})
         🛰 4'b0000, 4'b0101, 4'b1010, 4'b1111:
               \{01, 02, 03\} = 3' b100;
            4' b0001, 4' b0010, 4' b0011, 4' b0110, 4' b0111, 4' b1011:
               \{01, 02, 03\} = 3'b010:
           default:
               \{01, 02, 03\} = 3'b001:
    end
```



### Behavioral modeling: case

| р |   | q |   | o1(p==q) | o2(p <q)< th=""><th>o3(p&gt;q)</th></q)<> | o3(p>q) |
|---|---|---|---|----------|-------------------------------------------|---------|
| 0 | 0 | 0 | 0 | 1        |                                           |         |
| 0 | 0 | 0 | 1 |          | 1                                         |         |
| 0 | 0 | 1 | 0 |          | 1                                         |         |
| 0 | 0 | 1 | 1 |          | 1                                         |         |
| 0 | 1 | 0 | 0 |          |                                           | 1       |
| 0 | 1 | 0 | 1 | 1        |                                           |         |
| 0 | 1 | 1 | 0 |          | 1                                         |         |
| 0 | 1 | 1 | 1 |          | 1                                         |         |
| 1 | 0 | 0 | 0 |          |                                           | 1       |
| 1 | 0 | 0 | 1 |          |                                           | 1       |
| 1 | 0 | 1 | 0 | 1        |                                           |         |
| 1 | 0 | 1 | 1 |          | 1                                         |         |
| 1 | 1 | 0 | 0 |          |                                           | 1       |
| 1 | 1 | 0 | 1 |          |                                           | 1       |
| 1 | 1 | 1 | 0 |          |                                           | 1       |
| 1 | 1 | 1 | 1 | 1        |                                           |         |

|      | 1 means match, 0 means NOT mat |   |   |   | match |
|------|--------------------------------|---|---|---|-------|
|      | -Бу<br>/a                      | 0 | 1 | Х | Z     |
|      | 0                              | 1 | 0 | 0 | 0     |
| case | 1                              | 0 | 1 | 0 | 0     |
|      | Х                              | 0 | 0 | 1 | 0     |
|      | Z                              | 0 | 0 | 0 | 1     |

```
reg o1, o2, o3;
 🔪 always @(p, q)
    begin
       display("{p, q} = %d", {p, q});
    🛰 case({p, q})
        🔪 4'b0000, 4'b0101, 4'b1010, 4'b1111:
               \{01, 02, 03\} = 3'b100;
            4' b0001, 4' b0010, 4' b0011, 4' b0110, 4' b0111, 4' b1011:
               \{o1, o2, o3\} = 3'b010;
            default:
               \{01, 02, 03\} = 3'b001;
    end
```





### Behavioral modeling: casex

|       | 1 means match, 0 means NOT match |   |   |   |   |
|-------|----------------------------------|---|---|---|---|
|       | a<br>a                           | 0 | 1 | х | z |
| 22224 | 0                                | 1 | 0 | 1 | 1 |
| casex | 1                                | 0 | 1 | 1 | 1 |
|       | х                                | 1 | 1 | 1 | 1 |
|       | z                                | 1 | 1 | 1 | 1 |

```
reg o1, o2, o3;
 🕦 always @(p, q)
    begin
       display("{p, q} = %d", {p, q});
    📜 case({p, q})
       4' b0000, 4' b0101, 4' b1010, 4' b1111:
                \{o1, o2, o3\} = 3'b100:
            4' b0001, 4' b0010, 4' b0011, 4' b0110, 4' b0111, 4' b1011;
                \{01, 02, 03\} = 3'b010;
            default:
                \{o1, o2, o3\} = 3'b001:
         endcase
    end
```

```
case\mathbf{x}(\{p,q\})

4'b0000,4'b0101,4'b1010,4'b1111:

\{01, 02, 03\} = 3'b100;

4'b0001, 4'b001\mathbf{x}, 4'b011\mathbf{x}, 4'b1011:

\{01, 02, 03\} = 3'b010;

defalut: \{01, 02, 03\} = 3'b001;

endcase
```

```
casex({p,q})
4'b0000,4'b0101,4'b1010,4'b1111:
{o1, o2, o3} = 3'b100;
4'b0001, 4'b001z, 4'b011z, 4'b1011:
{o1, o2, o3} = 3'b010;
defalut: {o1, o2, o3} = 3'b001;
endcase
```



### Behavioral modeling: casz

```
reg o1, o2, o3;
 🔪 always @(p, q)
    begin
       display("{p, q} = %d", {p, q});
    📜 case({p, q})
        4' b0000, 4' b0101, 4' b1010, 4' b1111:
                \{o1, o2, o3\} = 3' b100;
            4' b0001, 4' b0010, 4' b0011, 4' b0110, 4' b0111, 4' b1011:
                \{01, 02, 03\} = 3'b010;
            default:
               \{01, 02, 03\} = 3'b001:
        endcase
    end
```



```
casez({p,q})
4'b0000,4'b0101,4'b1010,4'b1111:
{o1, o2, o3} = 3'b100;
4'b0001, 4'b001z, 4'b011z, 4'b1011:
{o1, o2, o3} = 3'b010;
defalut: {o1, o2, o3} = 3'b001;
endcase
```





## 7-Segment Display Decoder

| BCD Input | 7-Segment Decoder    |
|-----------|----------------------|
| w x y z   | a b c d e f g        |
| 0 0 0 0   | 1111110              |
| 0 0 0 1   | 0110000              |
| 0 0 1 0   | 1101101              |
| 0 0 1 1   | 1111001              |
| 0 1 0 0   | 0110011              |
| 0 1 0 1   | 1011011              |
| 0 1 1 0   | 1011111              |
| 0 1 1 1   | 1110000              |
| 1 0 0 0   | 1111111              |
| 1 0 0 1   | 1111011              |
| 1 0 1 0   | X X X X X X X        |
| 1 0 1 1   | X X X X X X X        |
| 1 1 0 0   | X X X X X X X        |
| 1 1 0 1   | X X X X X X X        |
| 1 1 1 0   | X X X X X X X        |
| 1 1 1 1   | <b>X X X X X X X</b> |







### 7-Segment Display Decoder on EGO1

The 8 seven-segment tubes are divided into two groups, with each group corresponding to pins A0-G0 and A1-G1 respectively.

- Each individual 7-segment display is controlled by a chip selection signal, and the corresponding display can only work when the chip selection signal is set to 1.
  - For example, if you want the leftmost display to show "5"
    - 1) set the corresponding chip selection signal to 1
    - 2) set the segments of a, c, d, f, and g to high level, and set b, e and dp to low level.





#### constraint:

| 名称     | 原理图标号 | FPGA IO PIN |
|--------|-------|-------------|
| A0     | CA0   | B4          |
| B0     | CB0   | A4          |
| C0     | CC0   | A3          |
| D0     | CD0   | B1          |
| E0     | CE0   | A1          |
| F0     | CF0   | B3          |
| G0     | CG0   | B2          |
| DP0    | DP0   | D5          |
| A1     | CA1   | D4          |
| B1     | CB1   | E3          |
| C1     | CC1   | D3          |
| D1     | CD1   | F4          |
| E1     | CE1   | F3          |
| F1     | CF1   | E2          |
| G1     | CG1   | D2          |
| DP1    | DP1   | H2          |
| DN0_K1 | BIT1  | G2          |
| DN0_K2 | BIT2  | C2          |
| DN0_K3 | BIT3  | C1          |
| DN0_K4 | BIT4  | H1          |
| DN1_K1 | BIT5  | G1          |
| DN1_K2 | BIT6  | F1          |
| DN1_K3 | BIT7  | E1          |
| DN1_K4 | BIT8  | G6          |





### lab6\_demo1: BCD2Decimal\_show(1)

Design a circuit with the function of displaying the decimal number corresponding to the current input on a 7-segment tube when the input is a 4-bit BCD code. When the input is not a BCD code, display the letter E on the 7-segment tube.

```
module lab6_demo1(
    input [3:0] in_b4,
    output tub_sel,
    output reg [7:0] tub_control
);
// tub_control: abcb_efg"dot"
end
endmodule
```



Tips: in this design

- 1. **tub\_sel** is used to make the selected 7-segment tube work or not;
- 2. **tub\_control** is used to control the appearance of the 7-segment tube display: tub\_control[7]: a, tub\_control[6]: b, tub\_control[5]: c.... tub\_control[2]: f, tub\_control[1]: g, tub\_control[0]: dot point(on the right bottom of the 7-segment tub".







### lab6\_demo1: BCD2Decimal\_show(2)

- To determine using which input devices and output devices, then build the constraint file(.xdc)
  - Here we choose using the 7-seg-tub on the left top as the output, and the switches on the left buttom as the input



| 名称     | 原理图标号 | FPGA IO PIN |
|--------|-------|-------------|
| A0     | CA0   | B4          |
| B0     | CB0   | A4          |
| C0     | CC0   | A3          |
| D0     | CD0   | B1          |
| E0     | CE0   | A1          |
| F0     | CF0   | B3          |
| G0     | CG0   | B2          |
| DP0    | DP0   | D5          |
| Al     | CA1   | D4          |
| B1     | CB1   | E3          |
| C1     | CC1   | D3          |
| D1     | CD1   | F4          |
| E1     | CE1   | F3          |
| F1     | CF1   | E2          |
| G1     | CG1   | D2          |
| DP1    | DP1   | H2          |
| DN0_K1 | BIT1  | G2          |
| DN0_K2 | BIT2  | C2          |
| DN0_K3 | BIT3  | C1          |
| DN0_K4 | BIT4  | H1          |
| DN1_K1 | BIT5  | G1          |
| DN1_K2 | BIT6  | F1          |
| DN1_K3 | BIT7  | E1          |
| DN1_K4 | BIT8  | G6          |

#### PACKAGE\_PIN part of the constraint file:

```
set_property PACKAGE_PIN G2 [get_ports tub_sel]

set_property PACKAGE_PIN B4 [get_ports {tub_control[7]}]
set_property PACKAGE_PIN A4 [get_ports {tub_control[6]}]
set_property PACKAGE_PIN A3 [get_ports {tub_control[5]}]
set_property PACKAGE_PIN B1 [get_ports {tub_control[4]}]
set_property PACKAGE_PIN A1 [get_ports {tub_control[3]}]
set_property PACKAGE_PIN B3 [get_ports {tub_control[2]}]
set_property PACKAGE_PIN B2 [get_ports {tub_control[1]}]
set_property PACKAGE_PIN D5 [get_ports {tub_control[0]}]

set_property PACKAGE_PIN P5 [get_ports {in_b4[3]}]
set_property PACKAGE_PIN P4 [get_ports {in_b4[2]}]
set_property PACKAGE_PIN P3 [get_ports {in_b4[1]}]
set_property PACKAGE_PIN P2 [get_ports {in_b4[0]}]
```

Tips: the defination of input and output ports of the module could be found on the previous page.





### lab6\_demo1: BCD2Decimal\_show(3)



end

```
module lab6_demo1(
    input [3:0] in_b4,
    output tub_sel,
    output reg [7:0] tub_control
);
// tub_control: abcb_efg"dot"
    end
endmodule
```

```
//tub control:abcb efg"dot"
assign tub sel = 1'b1;
always @ * begin
  case(in b4)
    4'b0000: tub control = 8'b1111_1100; //"0" : abcdef__
    4'b0001: tub_control = 8'b0110_0000; //"1": _bc_
    4'b0010: tub control = 8'b1101 1010; //"2": ab de q
    4'b0011: tub_control = 8'b1111_0010; //"3": abcd__g
    4'b0100: tub control = 8'b0110 0110; //"4": bc fg
    4'b0101: tub_control = 8'b1011_0110; //"5": a_cd_fg_
    4'b0110: tub_control = 8'b1011_1110; //"6": a_cdefg_
    4'b0111: tub control = 8'b1110 0000; //"7": abc
    4'b1000: tub_control = 8'b1111_1110; //"8": abcdefg_
    4'b1001: tub control = 8'b1110 0110; //"9": abc fg
    default:
       tub control = 8'b1001 1110; //"E": a defg
  endcase
```

| 名称     | 原理图标号 | FPGA IO PIN |
|--------|-------|-------------|
| A0     | CA0   | B4          |
| B0     | CB0   | A4          |
| C0     | CC0   | A3          |
| D0     | CD0   | B1          |
| E0     | CE0   | A1          |
| F0     | CF0   | B3          |
| G0     | CG0   | B2          |
| DP0    | DP0   | D5          |
| Al     | CA1   | D4          |
| B1     | CB1   | E3          |
| C1     | CC1   | D3          |
| D1     | CD1   | F4          |
| E1     | CE1   | F3          |
| F1     | CF1   | E2          |
| G1     | CG1   | D2          |
| DP1    | DP1   | H2          |
| DN0_K1 | BIT1  | G2          |
| DN0_K2 | BIT2  | C2          |
| DN0_K3 | BIT3  | C1          |
| DN0_K4 | BIT4  | H1          |
| DN1_K1 | BIT5  | G1          |
| DN1_K2 | BIT6  | F1          |
| DN1_K3 | BIT7  | E1          |
| DN1_K4 | BIT8  | G6          |

```
set_property PACKAGE_PIN B4 [get_ports {tub_control[7]}] set_property PACKAGE_PIN A4 [get_ports {tub_control[6]}] set_property PACKAGE_PIN A3 [get_ports {tub_control[5]}] set_property PACKAGE_PIN B1 [get_ports {tub_control[4]}] set_property PACKAGE_PIN A1 [get_ports {tub_control[3]}] set_property PACKAGE_PIN B3 [get_ports {tub_control[2]}] set_property PACKAGE_PIN B2 [get_ports {tub_control[1]}] set_property PACKAGE_PIN B5 [get_ports {tub_control[1]}]
```





### lab6\_demo1: BCD2Decimal\_show(4)







Q1: Change the PACKAGE\_PIN on tub\_control part of the constraints file from the left bottom to the right bottom on this page, re-generate bitstream and re-programdevice. while test the circuit on the EGO1, the in\_b4 is 4'b0011, what's the tube display?

Q2: To make the tube on the righ hand of the EGO1 to show the output, how to make changes? on design file or on contraint file?

```
set_property PACKAGE_PIN B4 [get_ports {tub_control[7]}] set_property PACKAGE_PIN A4 [get_ports {tub_control[6]}] set_property PACKAGE_PIN A3 [get_ports {tub_control[5]}] set_property PACKAGE_PIN B1 [get_ports {tub_control[4]}] set_property PACKAGE_PIN A1 [get_ports {tub_control[3]}] set_property PACKAGE_PIN B3 [get_ports {tub_control[2]}] set_property PACKAGE_PIN B2 [get_ports {tub_control[1]}] set_property PACKAGE_PIN B2 [get_ports {tub_control[1]}]
```

```
set_property PACKAGE_PIN B4 [get_ports {tub_control[0]}] set_property PACKAGE_PIN A4 [get_ports {tub_control[1]}] set_property PACKAGE_PIN A3 [get_ports {tub_control[2]}] set_property PACKAGE_PIN B1 [get_ports {tub_control[3]}] set_property PACKAGE_PIN A1 [get_ports {tub_control[4]}] set_property PACKAGE_PIN B3 [get_ports {tub_control[5]}] set_property PACKAGE_PIN B2 [get_ports {tub_control[6]}] set_property PACKAGE_PIN D5 [get_ports {tub_control[7]}]
```





### lab6\_demo2: adder\_show\_sum\_in\_decimal(1)

Goal: Design a circuit which get the addition of two two-bit unsigned numbers, and display the binary representation of the result on the LED and the decimal representation of the result on the 7-segment tube.

#### Analysis:

- 1) Get the addition of two two-bit unsigned numbers. The inputs are a and b whichareboth bits, the output is "sum" which is 3 bits.
  - "lab3\_practic\_add2bit" could be reused as a sub module in this design. (q7 of lab\_assingment1)
- 2) Display the binary representation of sum on the LED and the decimal representation of sum on the 7-segment tube.
  - "lab6\_demo1" could be reused as a sub module in this design.
  - The bitwidth of the output "sum" of "lab3\_practic\_add2bit" is 3, while the bitwidth of the input "in\_b4" is 4, how to change "sum" to "in\_b4"?
- 3) How to make the constraints file of lab6\_demo2? What's the relationship of these 3 module's constraints file?







### lab6\_demo2: adder\_show\_sum\_in\_decimal(2)

- Hierarchical gate level design (structural design)
  - The design approach breaks down a complex digital circuit into smaller modules.
     These modules are designed independently and then interconnected to form the complete circuit.

```
wire [2:0] sum;
module lab6_demo2(
                                     wire [3:0] in_b4;
     input [1:0] a, b,
     output tub sel,
                                     assign in b4 = \{1'b0, sum\};
                                     /*module lab3_practic_add2bit (input [1:0] a.b. output [2:0] sum ):*/
     output [7:0] tub control
                                     lab3_practic_add2bit adder_u1(.a(a), .b(b), .sum( /* complete code here*/) );
  /*hierarchical design details*/
                                                             BCD2d u2(.in b4(/* complete code here*/), .tub sel(tub sel),
                                     lab6 demo1
endmodule
                                                                           . tub control(tub control));
                                                                          lab6 demo2 top module
                                                     BCD2d u2
                      adder u1
                                                                                                      tub_control[7:0]
                 a[1:0]
                              sum[2:0]
                                              in_b4[3:0]
                                                              tub_control[7:0]
                                                                                   tub_sel_OBUF_inst
    a[1:0]
                 b[1:0]
                                                              tub sel
    b[1:0]
                                                                                                         tub sel
                 lab3 practic add2bit
                                                    lab6_demo1
                                                                                   OBUF
                                                                                                                         14
                                                       wangw6@sustech.edu.cn
```





### lab6\_demo2: adder\_show\_sum\_in\_decimal(3)

Design a circuit which get the addition of two two-bit unsigned numbers, and display the binary representation of the result on the LED and the decimal representation of the result on the 7-segment tube.



tc1: 2 + 2 = 4



tc2: 2+3 = 5



$$tc3: 3 + 3 = 6$$



### Practice1

- Today we continue the display part of the Rock-Paper-Scissors
  - The input variables for the comparator would be two binary numbers representing the choices of the two players.
  - Now we want to display the hand gesture played by the two player, whether it is scissors, rock, or paper.
    - if it's scissors, the 7-segment display shows an 'S'
    - if it's rock, the 7-segment display shows an 'r'
    - if it's paper, the 7-segment display shows an 'P'
    - otherwise, the 7-segment display shows an 'E'
- Implement your display\_decoder module
  - Design using behavioral style with 'case'



```
module display decoder(
  input [TBD:0] in,
  output tub sel,
  output reg [7:0] tub control
  // Complete your design
endmodule
```





# **Practice2:** Rock-Paper-Scissors game (2nd generation)

- Design a game using Hierarchical gate level design.
  - Create "game" module as top level module in a new file
  - Instantiate 3 sub-modules: 1 using comparator and 2 using display\_decoder
  - Generate the bitstream and test your game on board.
  - ATTENTION: binding the output using wire type!!!
  - To be continued, so please keep your source files.









### Practice3(optional)

- 3-1: Design a circuit which get the addition of two three-bit unsigned numbers, and display the decimal representation of the result on the 7-segment tubes.
  - Tips: It's suggested to use two 7-segment tubes:
    - for example: the sum of unsigned number 3'b100 (4) and 3'b110 (6) is ten(10) using the tube on the left to show "1", using the tube on the right to show "0".

- 3-2: Design a circuit which get the addition of two three-bit signed numbers, and display the decimal representation of the result on the 7-segment tubes.
  - Tips: It's suggested to use two 7-segment tubes:
    - for example: the sum of signed number 3'b101(-3) and 3'b110(-2) is negative five(-5) using the tube on the left to show the negative flag "-", using the tube on the right to show "5".